SunaptiCAD VeriLogger Extreme: Verilog 2001 simulator provides faster RTL and gate-level simulations
Reducing simulation debugging time, the compiled-code Verilogger Extreme Verilog 2001 simulator provides fast simulation of RTL and gate-level simulations using SDF (Synopsys Delay Format) timing ...
SANTA CRUZ, Calif. — SynaptiCAD, a provider of graphical debugging tools, has announced the release of VeriLogger Extreme, a compiled-code Verilog 2001 simulator. Priced at $4,000 on Windows platforms ...
In the 1970s, most simulation was at the gate level and primarily used for board level simulation. Commercial simulators included Lasar from Teradyn and Tegas. In 1981, Hilo was created by Brunel ...
Results that may be inaccessible to you are currently showing.
Hide inaccessible results